计算机与现代化

• 应用与开发 • 上一篇    下一篇

FPGA动态部分可重构技术概述

  

  1. 1.中国人民解放军理工大学通信工程学院,江苏南京210007;2.南京电讯技术研究所,江苏南京210007
  • 收稿日期:2013-11-26 出版日期:2014-03-24 发布日期:2014-03-31
  • 作者简介:张宇(1989-),男,河南获嘉人,中国人民解放军理工大学通信工程学院硕士研究生,研究方向:无线通信; 范建华(1971-),男,南京电讯技术研究所研究员,博士,研究方向:无线通信,软件无线电; 吕遵明(1979-),男,工程师,硕士,研究方向:无线通信,嵌入式系统; 王统祥(1990-),男,硕士研究生,研究方向:无线通信。

A Summarization of Dynamic Partial Reconfiguration Based on FPGA

  1. 1. Institute of Communication Engineering, PLA University of Science and Technology, Nanjing 210007, China;2. Nanjing Telecommunication Technology Institute, Nanjing 210007, China
  • Received:2013-11-26 Online:2014-03-24 Published:2014-03-31

摘要: 可重构计算是一种新的计算结构,它将通用处理器和专用集成电路的优点结合起来,具有灵活、高效的特点。FPGA的动态部分可重构是指在系统运行中对FPGA的部分逻辑资源实现动态的功能变换,从而提高数字系统集成度、增强灵活性、提升容错能力,同时降低成本和功耗。本文主要介绍FPGA动态部分可重构的原理以及实现动态部分可重构的方法,并着重分析4种常用的实现方法;介绍FPGA动态部分可重构技术目前在国内外的最新发展和应用;对FPGA动态部分可重构的未来研究发展方向做简单介绍。

关键词: 可重构计算, FPGA动态部分可重构, EAPR

Abstract: The reconfigurable computing is a new computing architecture, which combines the advantages of general purpose processor and application specific integrated circuit. It is of flexibility and high-performance. The dynamic partial reconfiguration of FPGA allows on-the-fly dynamic reconfiguration of part of the logic resources in FPGA to finish the function transformation. Therefore, it can improve the integrations and flexibility and the tolerance of error of the system. Additionally, it can reduce the cost and the power consumption of the system. This paper presents the theory of dynamic partial reconfiguration of FPGA. Then the paper introduces the implementations of dynamic reconfiguration and analyzes four kinds of the most common ways in details. It also presents the latest development and applications of dynamic partial reconfiguration. At last the future work and study directions of dynamic partial reconfiguration of FPGA are presented.

Key words: reconfigurable computing, FPGA dynamic partial reconfiguration, EAPR

中图分类号: